# Control Integrated POwer System (CIPOS™) IHCS22R60CE Two Phase Switched Reluctance Drives http://www.lspst.com For Power Management Application | <b>Revision History:</b> | 2010-06 | Rev.1.0 | |--------------------------|----------------------------------------------|---------| | Previous Version: | Infineon Technologies Data Sheet Ver. 2.3 | | | Page | Subjects (major changes since last revision) | | | | No editorial change | | | | Change in document format | | | | | | | | | | | | | | Authors: Junho Song\*, Junbae Lee\* and Daewoong Chung\*, W. Frank\*\*, W. Brunnbauer\*\* LS Power Semitech\*, Infineon Technologies\*\* Edition 2010-01 Published by LS Power Semitech Co., Ltd. Seoul, Korea © LS Power Semitech Co., Ltd. All Rights Reserved. ### Attention please! The information given in this data sheet shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, LS Power Semitech Co., Ltd. hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. #### Information For further information on technology, delivery terms and conditions and prices please contact your nearest LS Power Semitech Co., Ltd. office or representatives (http://www.lspst.com). ### Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest LS Power Semitech Co., Ltd. office or representatives. LS Power Semitech Co., Ltd. components may only be used in life-support devices or systems with the express written approval LS Power Semitech Co., Ltd., if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. **TRENCHSTOP®** is a registered trademark of Infineon Technologies AG. ### Table of contents: | Control Integrated POwer System | 4 | |---------------------------------------------------------------------------------|----| | Features | 4 | | Typical Application | 4 | | Description | 4 | | Certification | 4 | | Internal Electrical Schematic | 5 | | Pin Assignment | 6 | | Pin Description | 6 | | AHIN, /ALIN, /BHIN and /BLIN (low side and high side control pins, Pin 17 - 20) | 6 | | EN (enable, Pin 23) | 7 | | VDD, VSS (control side supply and reference, Pin 22, 23) | 7 | | GND_Rsh1 (low side anode - Shunt reference, Pin 15) and COM_Rsh2 (Shunt signal) | 7 | | V+ (positive bus input voltage, Pin 10) | 7 | | Rt (Temperature sense output) | 7 | | Absolute Maximum Ratings | 8 | | Module section | 8 | | IGBT and Diode Section | 8 | | Control section | 8 | | Recommended Operation Conditions | 9 | | Static Characteristics | 9 | | Dynamic Characteristics | 10 | | Integrated Components | 11 | | Characteristics | 12 | | Test Circuits | 14 | | Package Outline: | 16 | | Postrova data | 40 | ### Control Integrated POwer System ## Two Phase Switched Reluctance 600V / 15A @ 80°C #### **Features** - Fully isolated package - Trenchstop® IGBTs with lowest V<sub>CE(sat)</sub> - Optimal adapted diode for low EMI - SOI gate driver with boot strap diode and capacitor (4.4 μF) - Rugged SOI gate driver technology with stability against transient and negative voltage - Temperature monitor and over temperature shutdown - · Under voltage lockout at all channels - Matched propagation delay for all channels - Shunt for current measurement integrated - Lead-free terminal plating; RoHS compliant - Qualified according to JEDEC <sup>1</sup> (high temperature stress tests for 1000h) for target applications ### System configuration - 2 Phases in asymmetric half-bridge topology IGBT + FW-diodes, - SOI gate driver - Shunt resistor for current measurement - · Bootstrap diodes for high side supply - Integrated 4.4 µF bootstrap capacitance - Temp. sensor - · Isolated heatsink - Creepage distances typ. 3.2 mm ### Typical Application Two Phase Switched Reluctance Drives ### **Description** CIPOS™ module family offers the chance for integrating various power and control components to increase reliability, optimize PCB size and system costs. This module is designed to control two phase switched reluctance motors in variable speed drives for applications like vacuum cleaners. The package concept is specially adapted to power applications, which need good thermal conduction and electrical isolation, but also EMI-save control and overload protection. The features of TrenchStop® IGBTs and diodes are combined with a new optimized Infineon SOI gate driver for excellent electrical performance. #### Certification UL 1577 (UL file E314539) Data Sheet 4/16 Jun. 2010 <sup>&</sup>lt;sup>1</sup> J-STD-020 and JESD-022 ### **Internal Electrical Schematic** Figure 1: Internal Schematic Data Sheet 5/16 Jun. 2010 ### **Pin Assignment** | Pin | Name | Description | |-----|----------|--------------------------------------------------------------| | 1 | | n.c. | | 2 | | n.c. | | 3 | | n.c. | | 4 | | n.c. | | 5 | V+ | Positive Bus Input Voltage | | 6 | | n.c. | | 7 | LA1 | Output Terminal 1 Phase A | | 8 | | n.c. | | 9 | LA2 | Output Terminal 2 Phase A | | 10 | | n.c. | | 11 | LB1 | Output Terminal 1 Phase B | | 12 | | n.c. | | 13 | LB2 | Output Terminal 2 Phase B | | 14 | | n.c. | | 15 | GND-sh1 | Negative Bus Input Voltage / Connection of internal Shunt | | 16 | Rsh2-COM | Current measurement Signal, Reference of Low Side Gate Drive | | 17 | /ALIN | Control Signal for Low Side Transistor of Phase A | | 18 | /AHIN | Control Signal for High Side Transistor of Phase A | | 19 | /BHIN | Control Signal for High Side Transistor of Phase B | | 20 | /BLIN | Control Signal for Low Side Transistor of Phase B | | 21 | VSS | Control Reference Signal | | 22 | VDD | Control supply terminal | | 23 | EN | Enable Control Terminal | | 24 | Rt | Temperature read-out Terminal | ### **Pin Description** ### /AHIN, /ALIN, /BHIN and /BLIN (low side and high side control pins, Pin 17 - 20) These pins are active low and they are responsible for the control of the integrated IGBT. The Schmitt-trigger input threshold of them are such to guarantee LSTTL and CMOS compatibility down to 3.3V controller outputs. Pull-up resistor of about $75 \mathrm{k}\Omega$ is internally provided to pre-bias inputs during supply start-up and a zener clamp is provided for pin protection purposes. Input schmitt-trigger and noise filter provide beneficial noise rejection to short input pulses. The noise filter suppresses control pulses which are below the filter time $t_{\rm FILIN}$ . The filter acts according to Figure E for other short signals ranges $t_{\text{FILIN1}}$ and $t_{\text{FILIN2}}$ . It is recommended for proper work of CIPOS™ not to provide input pulse-width lower than 1us. Figure 2: Input pin structure The integrated gate drive provides shoot through prevention capability which avoids the simultaneous on-state of a pair of gate outputs of the same number (i.e. HO1 and LO1, HO2 and LO2 of driver IC). A minimum deadtime insertion of typ 380ns is also provided in these pairs, in order to reduce cross-conduction of the external power switches. ### EN (enable, Pin 23) The signal applied to pin EN controls directly the output stages. All outputs are set to LOW, if EN is at LOW logic level. The internal structure of the pin is the same as Figure 2 made exception of the switching levels of the Schmitt-Trigger, which are here $V_{\rm EN,TH+} = 2.1 \, \rm V$ and $V_{\rm EN,TH-} = 1.3 \, \rm V$ . The typical propagation delay time is $t_{\rm EN} = 900 \, \rm ns$ . ### VDD, VSS (control side supply and reference, Pin 22, 21) VDD is the low side supply and it provides power both to input logic and to low side output power stage. Input logic is referenced to VSS ground as well as the under-voltage detection circuit. The under-voltage circuit enables the device to operate at power on when a supply voltage of at least a typical voltage of $V_{\text{DDUV+}} = 12.1\text{V}$ is at least present. The IC shuts down all the gate drivers power outputs, when the VDD supply voltage is below $V_{DDUV} = 10.4V$ according to Figure 4. This prevents the external power switches from critically low gate voltage levels during on-state and therefore from excessive power dissipation. VB to VS is the high side supply voltage. The high side circuit can float with respect to VSS following the external high side power device emitter/source voltage. Due to the low power consumption, the floating driver stage is supplied by an integrated bootstrap circuit connected to VDD. This includes integrated bootstrap capacitors of 4.4µF at each floating supply, which are located very close to the gate drive circuit. VS1,2,3 provide a high robustness against negative voltage in respect of VSS of -50V. This ensures very stable designs even under rough conditions. ### GND\_Rsh1 (low side anode - Shunt reference, Pin 15) and COM\_Rsh2 (Shunt signal) Figure 3: Operation modes The emitters of the low side IGBT are connected to the shunt resistor. They are also connected to pin GND\_Rsh2, which is the shunt signal. The low side anodes of the integrated diodes are connected directly to GND\_Rsh1, so that only the transistor current of TAI and TBI contribute to the voltage drop over the shunt. ### V+ (positive bus input voltage, Pin 5) The high side IGBT are connected to the bus voltage. It is recommended, that the bus voltage does not exceed 500 V. ### Rt (Temperature sense output, Pin 24) A NTC-resistor is integrated with a resistance of $100k\Omega$ at 25°C and a B-constant of B = 4250K ### **Absolute Maximum Ratings** ( $T_J = 25$ °C, $V_{DD} = 15$ V Unless Otherwise Specified): ### **Module section** | Description | Condition | Symbol | Value | Unit | |------------------------------------------------|-----------------------------------------------------|-------------------|---------|------| | Storage temperature range | | T <sub>stg</sub> | -40 125 | | | Operating temperature Control PCB <sup>1</sup> | | T <sub>PCB</sub> | 125°C | °C | | Solder temperature | wavesoldering, 1.6 mm (0.063 in.) from case for 10s | T <sub>sol</sub> | 260 | | | Insulation test voltage | RMS, f = 50Hz, t = 1 min | V <sub>ISOL</sub> | 2500 | V | | Mounting torque | M3 screw | M <sub>S</sub> | 0.6 | Nm | ### **IGBT** and **Diode** Section | Description | Condition | Symbol | Value | Unit | |------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------|------------|------| | Max. Blocking Voltage | | V <sub>CES</sub> | 600 | V | | DC Output current IGBT | $T_c = 25 \text{ °C}, T_{vJ} < 150 \text{ °C}$<br>$T_c = 80 \text{ °C}, T_{vJ} < 150 \text{ °C}$ | I <sub>C</sub> | 21.6<br>15 | А | | DC Output current Diode | $T_c = 25 \text{ °C}, T_{vJ} < 150 \text{ °C}$<br>$T_c = 80 \text{ °C}, T_{vJ} < 150 \text{ °C}$ | I <sub>F</sub> | 17<br>10 | А | | Repetitive IGBT peak collector current | T <sub>p</sub> limited by T <sub>vJ</sub> max. | I <sub>CRM</sub> | 45 | Α | | Repetitive Diode peak collector current | T <sub>p</sub> limited by T <sub>vJ</sub> max. | I <sub>FRM</sub> | 30 | Α | | Short circuit withstand time | $VDC = 400V, T_{vJ} = 150^{\circ}C$ | t <sub>sc</sub> | 5 | μs | | Power dissipation per IGBT | $T_c = 25^{\circ}C$ | P <sub>tot</sub> | 65 | W | | Operating junction temperature range | | $T_{vjI}$ , $T_{vjD}$ | -40 ~ 150 | °C | | Single thermal resistance, junction-case | IGBT<br>Diode | $R_{thJCD}$ | 2.1<br>3.6 | K/W | ### **Control section** | Description | Condition | Symbol | Value | | Unit | |---------------------------------------------|-----------------------------------|---------------------|-------------------------|-----|------| | | | | Min | max | | | Module supply voltage | | $V_{DD}$ | -1 | 20 | V | | high side floating IC supply offset voltage | t <sub>p</sub> < 500 ns | V <sub>S1,2,3</sub> | VDD-VBS-6<br>VDD-VBS-50 | 600 | V | | Input Voltage | /ALIN, /AHIN, /BLIN,<br>/BHIN, EN | V <sub>in</sub> | -1 | 10 | V | | Operating junction temperature <sup>2</sup> | | $T_{J,IC}$ | - | 125 | | | Max. switching frequency | | f <sub>PWM</sub> | | 10 | kHz | <sup>&</sup>lt;sup>1</sup> Monitored by pin 24 <sup>2</sup> Monitored by pin 24 ### **Recommended Operation Conditions** All voltages are absolute voltages referenced to $V_{\text{SS}}$ -Potential unless otherwise specified. | Parameter | Symbo | min. | max. | Unit | |------------------------------------------------------------------------|-----------------|------|----------|------| | High side floating supply offset voltage | Vs | -3 | 500 | | | High side floating supply voltage (V <sub>B</sub> vs. V <sub>S</sub> ) | V <sub>BS</sub> | 12.5 | 17.5 | | | High side output voltage (V <sub>HO</sub> vs. V <sub>S</sub> ) | $V_{HO}$ | 0 | $V_{BS}$ | V | | Low side power supply | $V_{DD}$ | 12.5 | 17.5 | | | Logic input voltages LIN,HIN,EN,ITRIP | V <sub>IN</sub> | 0 | 5 | | ### **Static Characteristics** $(T_c = 25^{\circ}C, V_{DD} = 15V, if not stated otherwise)$ | Description | Condition | Symbol | min | Тур | max | Unit | |-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------------------------------------------|------|-------------|-----------|------| | Collector-Emitter breakdown voltage | $V_{GE} = 0V, I_{C} = 0.25 \text{mA}$ | V <sub>(BR)CES</sub> | 600 | - | - | V | | Collector-emitter saturation voltage | $I_{out} = +/-15A$<br>$T_{vJ} = 25^{\circ}C$<br>$T_{vJ} = 150^{\circ}C$ | V <sub>CE(sat)</sub> | - | 1.65<br>1.9 | 2.15<br>- | V | | Diode forward voltage | $V_{IN} = 5V$ , $I_{out} = +/-10A$<br>$T_{vJ} = 25^{\circ}C$<br>$T_{vJ} = 150^{\circ}C$ | $V_{F}$ | - | 1.65<br>1.6 | 2.05 | V | | Logic "0" input voltage | /ALIN, /AHIN, /BLIN,<br>/BHIN | V <sub>IH</sub> | 1.7 | 2.1 | 2.4 | V | | Logic "1" input voltage | /ALIN, /AHIN, /BLIN,<br>/BHIN | V <sub>IL</sub> | 0.7 | 0.9 | 1.1 | V | | EN positive going threshold | | $V_{EN,TH+}$ | 1.9 | 2.1 | 2.3 | V | | EN negative going threshold | | V <sub>EN,TH-</sub> | 1.1 | 1.3 | 1.5 | V | | V <sub>DD</sub> and V <sub>BS</sub> supply under voltage positive going threshold | | V <sub>DDUV+</sub><br>V <sub>BSUV+</sub> | 11.0 | 12.1 | 12.8 | V | | V <sub>DD</sub> and V <sub>BS</sub> supply under voltage negative going threshold | | V <sub>DDUV-</sub><br>V <sub>BSUV-</sub> | 9.5 | 10.4 | 11.0 | V | | Vcc and Vss supply under voltage lockout hysteresis | | V <sub>DDUVH</sub><br>V <sub>BSUVH</sub> | 1.2 | 1.7 | - | V | | Input clamp voltage | I <sub>IN</sub> = 4mA; /ALIN, /AHIN,<br>/BLIN, /BHIN, EN | V <sub>INCLAMP</sub> | 9.0 | 10.1 | 13 | V | | Input bias current | V <sub>IN</sub> = 5V | I <sub>LIN+</sub><br>I <sub>HIN+</sub> | - | 55 | 100 | μA | | Input bias current | V <sub>IN</sub> = 0V | I <sub>LIN-</sub><br>I <sub>HIN-</sub> | - | 110 | 200 | μA | | EN Input bias current | $V_{EN} = 5V$ | I <sub>EN+</sub> | - | 62 | 120 | μA | ### **Dynamic Characteristics** $(T_c = 25^{\circ}C, V_{DD} = 15V, if not stated otherwise)$ | Description | Condition | Symbol | min | typ | max | Unit | |--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------|-----|--------------|-----|------| | Turn-on propagation delay<br>High side or low side | $V_{LIN,HIN} = 0V; I_{out} = 15A,$<br>$V_{DC} = 300V$ | t <sub>d(on)</sub> | - | 656 | - | ns | | Turn-on rise time<br>High side or low side | $I_{out} = 15A, V_{DC} = 300V$<br>$V_{LIN,HIN} = 5V$ | t <sub>r</sub> | - | 40 | - | ns | | Turn-off propagation delay<br>High side or low side | $V_{LIN,HIN} = 5V$ ; $I_{out} = 15A$ , $V_{DC} = 300V$ | t <sub>d(off)</sub> | - | 1051 | - | ns | | Turn-off fall time<br>High side or low side | I <sub>out</sub> = 15A, V <sub>DC</sub> = 300V<br>V <sub>LIN,HIN</sub> = 0V | t <sub>f</sub> | - | 32.4 | - | ns | | Shutdown propagation delay ENABLE | V <sub>EN</sub> = 0V | t <sub>EN</sub> | - | 900 | - | ns | | Input filter time at LIN for turn on and off and input filter time at HIN for turn on only | V <sub>LIN,HIN</sub> = 0 V & 5V | t <sub>FILIN</sub> | 120 | 270 | - | ns | | Input filter time 1 at /AHIN, /BHIN for turn off | V <sub>HIN</sub> = 5V | t <sub>FILIN1</sub> | - | 220 | - | ns | | Input filter time 2 at /AHIN, /BHIN for turn off | V <sub>HIN</sub> = 5 V | t <sub>FILIN2</sub> | - | 400 | - | ns | | Input filter time EN | | t <sub>FILEN</sub> | 300 | 430 | - | ns | | IGBT Turn-on Energy | $I_{out} = 15A, V_{DC}=300V$<br>$T_{vj} = 25^{\circ}C$<br>$T_{vj} = 150^{\circ}C$ | E <sub>on</sub> | | 0.70<br>0.85 | | mJ | | IGBT Turn-off Energy | $I_{out} = 15A, V_{DC}=300V$<br>$T_{vj} = 25^{\circ}C$<br>$T_{vj} = 150^{\circ}C$ | E <sub>off</sub> | | 0.36<br>0.43 | | mJ | | Diode recovery Energy | $I_{out} = 10A, V_{DC} = 300V$<br>$T_{vj} = 25^{\circ}C$<br>$T_{vj} = 150^{\circ}C$ | E <sub>rec</sub> | - | 0.05<br>0.12 | | mJ | ### **Integrated Components** | Description | Condition | Symbol | min | typ | max | Unit | |----------------------------------------|--------------------------------|-------------------------------------|-----|------|-----|------| | Integrated Resistor | | Rbs1,<br>Rbs2 | - | 10 | - | Ω | | Shunt Resistor | | Rsh | - | 5 | | mΩ | | Integrated Capacitor | | CVCC | - | 0.1 | - | | | Integrated Bootstrap Capacitor | | CbsA1,<br>CbsA2,<br>CbsB1,<br>CbsB2 | - | 2.2 | - | μF | | Resistance of NTC | T <sub>NTC</sub> = 25°C | RTS | - | 100 | - | kΩ | | B-constant of NTC | | В | - | 4250 | - | K | | Forward Voltage of Bootstrap Diode | $T_j = 25^{\circ}C, I_F = 1 A$ | $V_{Fbs}$ | - | 1.3 | - | V | | Reverse Recovery of Bootstrap<br>Diode | $T_j = 25^{\circ}C, I_F = 1 A$ | t <sub>rrbs</sub> | | 50 | | ns | Data Sheet 11/16 Jun. 2010 ### **Characteristics** $(T_c = 25^{\circ}C, V_{DD} = 15V, if not stated otherwise)$ Figure 3. Typical switching times as a function of collector current (inductive load, $T_{v,J}$ =150°C, $V_{CE}$ = 300V Dynamic test circuit in Figure E) Figure 4. Typical switching energies as a function of collector current (inductive load, $T_{VJ} = 150$ °C, $V_{CE} = 300$ V Dynamic test circuit in Figure E) $I_C$ , COLLECTOR CURRENT Figure 5. Typical switching energy losses as a function of collector current (inductive load, $Tv_J = 150$ °C, $V_{CE} = 300$ V Dynamic test circuit in Figure A) Figure 6. Typical switching energy losses as a function of junction temperature $\mathcal{T}_{v,l}$ , JUNCTION TEMPERATURE (inductive load, $V_{CE} = 300V$ , $I_C = 15A$ Dynamic test circuit in Figure A) Figure 7. Typical NTC characteristic as a function of NTC temperature Figure 8. Typical IGBT output characteristic $(V_{DD} = 15V)$ Figure 9. Typical diode forward current as a function of forward voltage Data Sheet 13/16 Jun. 2010 ### **Test Circuits** Figure A: Dynamic test circuit Leakage inductance $L_{\sigma}$ =180nH Stray capacitance $C_{\sigma}$ =39pF Figure B: Definition of diodes switching characteristics Figure C: Definition of Enable propagation delay Figure D: Switching times definition and switching energy definition Figure E: Short Pulse suppression Data Sheet 15/16 Jun. 2010 ### **Package Outline:** ### Package data | Description | Condition | Symbol | min | typ | max | Unit | |------------------------------|----------------------------------|-----------------|-----|-----|-----|-------| | Mounting Torque | M3 screw | Ms | | 0.5 | 0.6 | Nm | | Mounting pressure on surface | Package flat on mounting surface | N <sub>MC</sub> | | | 150 | N/mm² | Note: There may occur discolorations on the copper surface without any effect of the thermal properties.